#### DAY 25-111 DAYS VERIFICATION CHALLENGE

**Topic: TSTA Basics** 

Skill: Static timing analysis

DAY 25 CHALLENGE:

# 1. What do you mean by clock skew and clock jitter?

**Clock Skew:** Clock skew is the difference in timing between clock signals in different parts of a digital circuit. It occurs when the clock signal arrives at different components at different times due to variations in the clock distribution network, wire delays, or differences in the clock drivers.

**Clock Jitter:** Clock jitter is the short-term variations in the timing of a clock signal's edge. It represents the deviations in the clock signal from its ideal periodicity, often caused by noise, power supply variations, and other environmental factors.

## 2. What are the different types of skews used in VLSI?

- Local Skew: The difference in arrival times of the clock signal at two sequential elements within a small region.
- **Global Skew:** The difference in arrival times of the clock signal at sequential elements that are far apart on the chip.
- **Positive Skew:** When the clock signal reaches the destination register later than the source register.
- **Negative Skew:** When the clock signal reaches the destination register earlier than the source register.
- **Useful Skew:** Deliberately introduced skew to improve circuit performance or to meet timing requirements.

# 3. What is slack in VLSI? What is negative slack & positive slack?

**Slack:** Slack is the difference between the required time and the arrival time of a signal in a digital circuit. It indicates how much margin exists before a timing violation occurs.

- **Positive Slack:** Occurs when the arrival time is earlier than or equal to the required time. It indicates that the circuit meets the timing requirements with some margin.
- **Negative Slack:** Occurs when the arrival time is later than the required time, indicating a timing violation and that the circuit does not meet the timing requirements.

# 4. What are ideal characteristics of a clock during STA?

- **Zero Skew:** The clock signal reaches all parts of the circuit simultaneously.
- Minimal Jitter: The clock signal has very low variations in its edge timing.
- **Stable Frequency:** The clock operates at a constant and accurate frequency.
- **Sharp Transitions:** The clock edges (rise and fall) are sharp, minimizing ambiguity in timing measurements.
- Minimal Clock Duty Cycle Distortion: The high and low phases of the clock are equal, ensuring consistent timing intervals.

### 5. Explain:

- **Setup Time:** The minimum time before the clock edge that the data must be stable (not changing) to be correctly latched.
- **Hold Time:** The minimum time after the clock edge that the data must remain stable to be correctly latched.
- **Rise Time:** The time it takes for the signal to transition from a low voltage level to a high voltage level.
- **Fall Time:** The time it takes for the signal to transition from a high voltage level to a low voltage level.

# 6. How can you avoid setup & hold time violations?

### **Setup Time Violations:**

- **Reduce Clock Skew:** Minimize the difference in arrival times of the clock signal.
- Optimize Clock Distribution Network: Ensure uniform and balanced clock tree distribution.
- **Increase Data Path Speed:** Optimize the combinational logic to reduce data propagation delay.
- **Reduce Clock Frequency:** Lower the clock frequency to allow more time for data to stabilize.

#### **Hold Time Violations:**

- Increase Delay in Data Path: Add buffers or delay elements in the data path to slow down data arrival.
- **Reduce Clock Skew:** Ensure the clock signal reaches the destination later than the source.
- **Optimize Placement:** Place sequential elements closer to each other to reduce delay variations.